

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2022/0360229 A1

#### Nov. 10, 2022 (43) **Pub. Date:**

## (54) POWER MANAGEMENT CIRCUIT OPERABLE WITH GROUP DELAY

(71) Applicant: Qorvo US, Inc., Greensboro, NC (US)

Inventor: Nadim Khlat, Cugnaux (FR)

Appl. No.: 17/507,173 (21)

(22) Filed: Oct. 21, 2021

### Related U.S. Application Data

(60) Provisional application No. 63/185,966, filed on May 7, 2021.

#### **Publication Classification**

(51) Int. Cl. H03F 1/02 (2006.01)H03F 1/32 (2006.01)H03F 3/21 (2006.01)

(52) U.S. Cl. CPC ....... H03F 1/0238 (2013.01); H03F 1/0227 (2013.01); H03F 1/3241 (2013.01); H03F *3/21* (2013.01)

#### (57)**ABSTRACT**

A power management circuit operable with group delay is provided. The power management circuit includes a transceiver circuit configured to generate a digital target voltage and digitally delay the digital target voltage to generate multiple delayed digital target voltages. Accordingly, the transceiver circuit can generate a windowed digital target voltage in multiple delay tolerance windows based on the delayed digital target voltages. Since the windowed digital target voltage can tolerate a certain amount of group delay in each of the group delay tolerance windows, an envelope tracking (ET) voltage generated based on an analog version of the windowed digital target voltage can therefore tolerate the group delay in each of the group delay tolerance windows as well. As a result, it is possible to avoid distortion in the ET voltage to help improve performance of the power management circuit.

