

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2022/0360260 A1 Chen et al.

Nov. 10, 2022 (43) **Pub. Date:** 

### (54) CIRCUIT FOR PREVENTING LATCH-UP AND INTEGRATED CIRCUIT

(71) Applicant: Chipone Technology (Beijing) Co., Ltd., Beijing (CN)

Inventors: Tianhao Chen, Beijing (CN); Junjie WU, Beijing (CN)

(73) Assignee: Chipone Technology (Beijing) Co., Ltd., Beijing (CN)

(21) Appl. No.: 17/705,656

(22) Filed: Mar. 28, 2022

#### Related U.S. Application Data

(63) Continuation-in-part of application No. 16/628,017, filed on Dec. 31, 2019, now abandoned.

#### **Publication Classification**

(51) Int. Cl. H03K 17/16 (2006.01) (52) U.S. Cl. CPC ...... H03K 17/16 (2013.01)

#### ABSTRACT (57)

Disclosed is an circuit for preventing latch-up, comprising a first transistor, a second transistor of a type opposite to that of the first transistor, and a control circuit, wherein a control terminal of the first transistor receives a first control voltage and a first terminal of the first transistor receives a first supply voltage; a control terminal of the second transistor receives a second control voltage, and is connected to a second terminal of the first transistor; a first terminal of the second transistor is connected to the control terminal of the first transistor, and a second terminal of the second transistor receives a second supply voltage. The control circuit is coupled on a path formed by the first transistor and the second transistor between the first supply voltage and the second supply voltage for disconnecting the path when the first control voltage and/or the second control voltage is out of a predetermined range. The circuit for preventing latch-up provided by the present invention, by introducing the control circuit on the path formed by the first transistor and the second transistor between the first supply voltage and the second supply voltage, can disconnect the path when the first control voltage and/or the second control voltage is out of the predetermined range, so that a latch-up effect is prevented from occurring during power-on phase.

