

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2022/0360282 A1

RESEARCH INSTITUTE, Daejeon

Nov. 10, 2022 (43) **Pub. Date:** 

## (54) LOW DENSITY PARITY CHECK ENCODER HAVING LENGTH OF 64800 AND CODE RATE OF 7/15, AND LOW DENSITY PARITY CHECK ENCODING METHOD USING THE SAME

(71) Applicant: ELECTRONICS AND TELECOMMUNICATIONS

(KR)

(72) Inventors: Sung-Ik PARK, Daejeon (KR); Heung-Mook KIM, Daejeon (KR); Sun-Hyoung KWON, Daejeon (KR); Nam-Ho HUR, Sejong (KR)

(21) Appl. No.: 17/864,144

(22) Filed: Jul. 13, 2022

## Related U.S. Application Data

(63) Continuation of application No. 17/202,050, filed on Mar. 15, 2021, now Pat. No. 11,424,763, which is a continuation of application No. 16/543,349, filed on Aug. 16, 2019, now Pat. No. 10,979,073, which is a continuation of application No. 15/641,060, filed on Jul. 3, 2017, now Pat. No. 10,432,220, which is a continuation of application No. 15/234,531, filed on Aug. 11, 2016, now Pat. No. 9,729,172, which is a continuation of application No. 14/496,700, filed on Sep. 25, 2014, now Pat. No. 9,450,611.

#### (30)Foreign Application Priority Data

| Oct. 7, 2013  | (KR) | <br>10-2013-0119514 |
|---------------|------|---------------------|
| Oct. 10, 2013 | (KR) | <br>10-2013-0120573 |
| Dec. 3, 2013  | (KR) | <br>10-2013-0149478 |
| Sep. 11, 2014 | (KR) | <br>10-2014-0120015 |

#### **Publication Classification**

(51) Int. Cl. H03M 13/11 (2006.01)H03M 13/00 (2006.01)

(52) U.S. Cl.

CPC .... H03M 13/1157 (2013.01); H03M 13/1165 (2013.01); H03M 13/618 (2013.01); H03M 13/1177 (2013.01); H03M 13/616 (2013.01)

#### ABSTRACT (57)

A low density parity check (LDPC) encoder, an LDPC decoder, and an LDPC encoding method are disclosed. The LDPC encoder includes first memory, second memory, and a processor. The first memory stores an LDPC codeword having a length of 64800 and a code rate of 7/15. The second memory is initialized to 0. The processor generates the LDPC codeword corresponding to information bits by performing accumulation with respect to the second memory using a sequence corresponding to a parity check matrix (PCM).

