

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2022/0376709 A1 Wu et al.

Nov. 24, 2022 (43) **Pub. Date:** 

#### (54) FAILURE-TOLERANT ERROR CORRECTION LAYOUT FOR MEMORY SUB-SYSTEMS

(71) Applicant: MICRON TECHNOLOGY, INC., Boise, ID (US)

(72) Inventors: Wei Wu, San Diego, CA (US); Zhenlei Shen, Milpitas, CA (US); Zhengang Chen, San Jose, CA (US)

(21) Appl. No.: 17/880,144

(22) Filed: Aug. 3, 2022

#### Related U.S. Application Data

(63) Continuation of application No. 16/205,075, filed on Nov. 29, 2018, now Pat. No. 11,438,012.

### **Publication Classification**

(51) Int. Cl. H03M 13/15 (2006.01)G06F 11/10 (2006.01)

U.S. Cl. CPC ..... H03M 13/1525 (2013.01); G06F 11/1076 (2013.01)

#### (57)**ABSTRACT**

Codewords of an error correcting code can be received. The codewords can be separated into multiple segments. The segments of the codewords can be distributed in an error correcting layout across a plurality of dies where at least a portion of the error correcting (EC) layout constitutes a first layout in the form of a Latin Square.

