

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2022/0385240 A1 Daruwalla et al.

Dec. 1, 2022 (43) Pub. Date:

H03F 2200/451 (2013.01); H03F 2200/294

(2013.01); H03F 2200/261 (2013.01)

## (54) INTEGRATED CIRCUIT YIELD **IMPROVEMENT**

(71) Applicant: pSemi Corporation, San Diego, CA

Inventors: Parvez H. Daruwalla, San Diego, CA (US); Yucheng Tong, San Diego, CA (US); Jonathan James Klaren, San

Diego, CA (US)

Appl. No.: 17/331,436 (21)

Filed: May 26, 2021 (22)

### **Publication Classification**

(51) **Int. Cl.** H03F 1/22 (2006.01)H03F 3/72 (2006.01)H03F 3/24 (2006.01)H03F 3/195 (2006.01)G01R 31/28 (2006.01)

(52) U.S. Cl.

CPC ...... H03F 1/223 (2013.01); H03F 3/72 (2013.01); H03F 3/245 (2013.01); H03F 3/195 (2013.01); G01R 31/2834 (2013.01);

### (57)ABSTRACT

Circuits and methods for improving IC yield during automated test equipment (ATE) calibration of circuit designs which require  $I_{DD}$  calibration and use a closed feedback bias circuit, such as amplifier circuits. The circuit designs include bias branch/active circuit architectures where the active circuit includes one or more active devices. An example first embodiment uses an on-chip calibration switch between the on-chip grounds of a bias network and an active circuit comprising an amplifier. During calibration of the active circuit by the ATE, the calibration switch is closed, and after completion of calibration, the calibration switch is opened. An example second embodiment utilizes an active on-chip feedback loop calibration circuit to equalize voltages between the on-chip grounds of a bias network and an active circuit comprising an amplifier during calibration of the active circuit. Both embodiments mitigate or overcome miscalibration of active circuit current settings resulting from ATE test probe resistance.

<u> 200</u>

