

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2022/0385277 A1 LIM et al.

Dec. 1, 2022 (43) Pub. Date:

### (54) INTEGRATED CIRCUIT INCLUDING FLIP-FLOP AND COMPUTING SYSTEM FOR DESIGNING THE INTEGRATED CIRCUIT

(71) Applicant: Samsung Electronics Co., Ltd.,

Suwon-si (KR)

(72) Inventors: Seungman LIM, Siheung-si (KR); Minsu KIM, Hwaseong-si (KR);

Ahreum KIM, Daegu (KR)

(73) Assignee: Samsung Electronics Co., Ltd.,

Suwon-si (KR)

Appl. No.: 17/696,086 (21)

(22)Filed: Mar. 16, 2022

#### (30)Foreign Application Priority Data

| May 25, 2021 | (KR) | <br>10-2021-0066827 |
|--------------|------|---------------------|
| Mar. 7, 2022 | (KR) | <br>10-2022-0028935 |

### **Publication Classification**

(51) Int. Cl.

H03K 3/037 (2006.01)H03K 17/687 (2006.01)

(52)U.S. Cl.

> CPC ...... H03K 3/0372 (2013.01); H03K 17/6872 (2013.01)

#### ABSTRACT (57)

An integrated circuit includes a flip-flop configured to operate in synchronization with a clock signal. The flip-flop includes a multiplexer configured to output an inverted signal of a scan input signal to a first node based on a scan enable signal, or the multiplexer configured to output an inverted signal of a data input signal or a signal having a first level to a first node based on a reset input signal, a master latch configured to latch the signal output through the first node, and to output the latched signal, and a slave latch configured to latch an output signal of the master latch and to output the latched output signal of the master latch.

## 11a

