

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2022/0385278 A1 Hong

Dec. 1, 2022 (43) **Pub. Date:** 

#### (54) MATCH-SLAVE LATCH WITH SKEWED **CLOCK**

(71) Applicant: Taiwan Semiconductor

Manufacturing Company, Ltd.,

Hsinchu (TW)

Inventor: **Hyunsung Hong**, Kanata (CA)

Appl. No.: 17/883,664

(22) Filed: Aug. 9, 2022

### Related U.S. Application Data

Continuation of application No. 17/075,759, filed on Oct. 21, 2020, now Pat. No. 11,451,217.

(60)Provisional application No. 62/926,601, filed on Oct. 28, 2019.

#### **Publication Classification**

(51) Int. Cl. H03K 3/037 (2006.01)H03K 19/20 (2006.01) (52) U.S. Cl. CPC ...... H03K 3/0372 (2013.01); H03K 19/20 (2013.01)

#### (57)ABSTRACT

Circuits, systems, and methods are described herein for generating master clock signals and slave clock signals for controlling a flip-flop having a master latch and a slave latch. A circuit includes a master latch configured to latch an input data signal and to output a data latch signal based on a master clock signal. The circuit also includes a slave latch coupled to the master latch and configured to generate an output data signal based on a slave latch clock signal and the data latch signal. Additionally, the circuit includes a skewed clock circuit coupled to the master latch and the slave latch. The skewed clock circuit is configured to receive a clock signal and generate the master clock signal and the slave clock signal based on the clock signal. The master clock signal and the slave clock signal are independent clock signals whose timing is skewed relative to one another by the skewed clock circuit.

