

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2022/0385291 A1 Wang

#### Dec. 1, 2022 (43) Pub. Date:

## (54) MULTIPLIER-ACCUMULATOR CIRCUITRY, AND PROCESSING PIPELINE INCLUDING

### (71) Applicant: Flex Logix Technologies, Inc., Mountain View, CA (US)

Inventor: Cheng C. Wang, San Jose, CA (US) (72)

Assignee: Flex Logix Technologies, Inc.,

Appl. No.: 17/818,924 (21)

(22) Filed: Aug. 10, 2022

### Related U.S. Application Data

Mountain View, CA (US)

- (62) Division of application No. 17/219,952, filed on Apr. 1, 2021, now Pat. No. 11,476,854, which is a division of application No. 16/887,265, filed on May 29, 2020, now Pat. No. 10,972,103, which is a division of application No. 16/545,345, filed on Aug. 20, 2019, now Pat. No. 10,693,469.
- (60) Provisional application No. 62/725,306, filed on Aug. 31, 2018.

### **Publication Classification**

(51) Int. Cl.

H03K 19/1776 (2006.01)H03K 19/17724 (2006.01)

(52)U.S. Cl.

> CPC ... H03K 19/1776 (2013.01); H03K 19/17724 (2013.01)

#### **ABSTRACT** (57)

An integrated circuit comprising a plurality of MACs, connected to form a pipeline, to perform a plurality of multiply and accumulate operations, wherein each MAC includes: (A) a multiplier, coupled to memory to (i) receive the multiplier weight data, (ii) multiply first data and the multiplier weight data and (iii) output product data, (B) an accumulator, coupled to the multiplier of the MAC, to add second data and the first product data and output sum data, and (C) a load-store register, coupled to: (i) an output of the accumulator of the associated MAC and (ii) an input of the load-store register of an immediately successive MAC. Each load-store register may include two interconnected registers, and is configurable to, on the same clock cycle, (a) load the initialization data into the accumulator of the immediately successive MAC and (b) store the sum data from the associated MAC into the load-store register.

