

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2023/0231567 A1 Monk et al.

(43) **Pub. Date:** 

Jul. 20, 2023

### (54) CALIBRATION OF A TIME-TO-DIGITAL CONVERTER USING A VIRTUAL PHASE-LOCKED LOOP

(71) Applicant: Skyworks Solutions, Inc., Irvine, CA

Inventors: Timothy Adam Monk, Hudson, NH (US); Douglas F. Pastorello, Hudson, NH (US); Krishnan Balakrishnan, Austin, TX (US); Raghunandan Kolar Ranganathan, Austin, TX (US)

Appl. No.: 18/083,396

(22)Filed: Dec. 16, 2022

#### Related U.S. Application Data

Continuation of application No. 17/699,350, filed on Mar. 21, 2022, now Pat. No. 11,563,441, which is a continuation of application No. 17/217,695, filed on Mar. 30, 2021, now Pat. No. 11,283,459.

#### **Publication Classification**

(51) Int. Cl. H03M 1/10 (2006.01)G04F 10/00 (2006.01)H03L 7/085 (2006.01)

(52) U.S. Cl. CPC ............ H03M 1/1014 (2013.01); G04F 10/005 (2013.01); *H03L* 7/085 (2013.01)

#### (57)ABSTRACT

A clock product includes a time-to-digital converter responsive to an input clock signal, a reference clock signal, and a time-to-digital converter calibration signal. The time-todigital converter includes a coarse time-to-digital converter and a fine time-to digital converter. The clock product includes a calibration circuit including a phase-locked loop. The calibration circuit is configured to generate the time-to-digital converter calibration signal. The clock product includes a controller configured to execute instructions that cause the phase-locked loop to generate an error signal for each possible value of a fine time code of a digital time code generated by the time-to-digital converter and to average the error signal over multiple clock cycles to generate an average error signal.

