

US 20240178806A1

### (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0178806 A1 BAHARMAST et al. (43) Pub. Date: May 30, 2024

(57)

# (54) COMPARATOR WITH REDUCED POWER CONSUMPTION

2203/45644 (2013.01); H03F 2203/45658 (2013.01)

(71) Applicant: NORDIC SEMICONDUCTOR ASA,

Trondheim (NO)

(72) Inventors: Aram BAHARMAST, Oulu (FI);

Jarmo VÄÄNÄNEN, Oulu (FI)

(21) Appl. No.: 18/516,003

(22) Filed: Nov. 21, 2023

(30) Foreign Application Priority Data

#### **Publication Classification**

(51) **Int. Cl. H03F 3/45** (2006.01)

(52) **U.S. CI.** CPC ...... *H03F 3/4521* (2013.01); *H03F 3/45273* (2013.01); *H03F 3/4565* (2013.01); *H03F* 

## ABSTRACT

According to an aspect, there is provided a comparator comprising input terminals, first, second and third biasing current sources configured to output first, second and third biasing currents, an input circuit driven by the first biasing current source and comprising an amplification circuit and a load circuit configured to provide positive feedback for the amplification circuit, first and second current mirroring circuits for forming, with the input circuit, first and second current mirrors producing first and second current mode signals, first and second current-controlled driver circuits configured to be controlled by the second and third biasing currents, respectively, and the first and second current mode signals, respectively, a latch circuit comprising first and second cross-coupled complementary metal-oxide semiconductor transistors acting as a latch having substantially rail-to-rail output voltage swing and being driven, respectively, by the first and second current-controlled driver circuits and an output circuit implementing a current starved inverter.

