

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0178846 A1 Garg et al.

### May 30, 2024 (43) **Pub. Date:**

#### (54) PHASE-LOCKED LOOP REFERENCE CLOCK MANAGEMENT

(71) Applicant: TEXAS INSTRUMENTS **INCORPORATED**, Dallas, TX (US)

Inventors: Ankit Garg, Bangalore (IN); Abhijit

Patki, Bangalore (IN)

(21) Appl. No.: 18/435,323

(22) Filed: Feb. 7, 2024

### Related U.S. Application Data

(63) Continuation of application No. 18/148,652, filed on Dec. 30, 2022, now Pat. No. 11,929,751.

#### (30)Foreign Application Priority Data

Nov. 2, 2022 (IN) ...... 202241062431

#### **Publication Classification**

(51) Int. Cl. (2006.01)H03L 7/08 H03L 7/083 (2006.01)

H03L 7/091 (2006.01)H03L 7/10 (2006.01)H03L 7/18 (2006.01)

(52) U.S. Cl.

(2013.01); H03L 7/091 (2013.01); H03L 7/10 (2013.01); H03L 7/18 (2013.01)

(57)ABSTRACT

A device includes a phase-locked loop (PLL) having a reference input. The device has a storage element and a reference clock generator having an interface clock input, a reference clock output, and a programmable clock divider. The reference clock generator is coupled to the storage element. The reference clock output is coupled to the reference input. The reference clock generator is configured to change a divide ratio for the programmable clock divider based on a value in the storage element such that a frequency of the reference clock output remains unchanged when a frequency of the interface clock input changes.

