

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0178858 A1 Goyal et al.

May 30, 2024 (43) Pub. Date:

## (54) RDAC LADDER WITH ADAPTIVE BIASING TO REDUCE THE REFERENCE VARIATION ACROSS TEMPERATURE

## (71) Applicant: **NXP USA, Inc.**, Austin, TX (US)

### (72) Inventors: Saurabh Goyal, Sonipat (IN); Krishna Thakur, Uttar Pradesh (IN); Divya

Tripathi, Uttar Pradesh (IN); Deependra Kumar Jain, Uttar Pradesh

(21) Appl. No.: 18/315,652

(22) Filed: May 11, 2023

#### (30)Foreign Application Priority Data

Nov. 29, 2022 (IN) ...... 202211068719

### **Publication Classification**

(51) Int. Cl. H03M 1/78 (2006.01)

U.S. Cl. (52)CPC ...... *H03M 1/785* (2013.01)

#### (57)ABSTRACT

A low current, adaptively-biased switched resistor digitalto-analog converter (RDAC) circuit, method and apparatus are provided with a coarse trim ladder and a fine trim ladder connected with a plurality of NFET switches to generate an output reference voltage from an input supply voltage, where the bulk semiconductor substrate regions for the NFET switches in at least the fine trim ladder are driven by a unity gain buffer which is connected in feedback to receive the output reference voltage and to generate a buffered reference voltage which is directly connected to bulk semiconductor regions of the NFET switches, thereby providing a low current, low circuit area solution with reduced leakage current and temperature variation.



