

## (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0178861 A1 Kim et al.

May 30, 2024 (43) **Pub. Date:** 

## (54) MEMORY CONTROLLERS AND MEMORY SYSTEMS INCLUDING THE SAME

(71) Applicant: Samsung Electronics Co., Ltd.,

Suwon-si (KR)

(72) Inventors: Jiho Kim, Suwon-si (KR); Seongmuk

Kang, Suwon-si (KR); Daehyun Kim, Suwon-si (KR); Kijun Lee, Suwon-si (KR); Myungkyu Lee, Suwon-si (KR); **Kyomin Sohn**, Suwon-si (KR); Sunghye Cho, Suwon-si (KR)

Appl. No.: 18/339,490

(22)Filed: Jun. 22, 2023

(30)Foreign Application Priority Data

Nov. 29, 2022 (KR) ..... 10-2022-0162247

## **Publication Classification**

(51) Int. Cl.

H03M 13/11 (2006.01)H03M 13/00 (2006.01) (52) U.S. Cl.

CPC ..... H03M 13/1111 (2013.01); H03M 13/611 (2013.01)

(57)ABSTRACT

A memory controller to control a memory module including a plurality of data chips, a first parity chip and a second parity chip, includes a system error correction code (ECC) engine and a processor to control the system ECC engine. The system ECC engine includes an ECC decoder and a memory to store a parity check matrix. The ECC decoder selects one of a plurality of ECC decoding schemes based on decoding status flags and corrects a plurality of symbol errors in a read codeword set from the memory module by performing an ECC decoding on the read codeword set based on the selected decoding scheme and the parity check matrix. The decoding status flags are provided from the plurality of data chips and each of the decoding status flags indicates whether at least one error bit is detected in respective one of the plurality of data chips.

