

## (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0223198 A1 GRUBER et al.

Jul. 4, 2024 (43) **Pub. Date:** 

- (54) SEGMENTED DIGITAL-TO-ANALOG CONVERTER WITH DIGITAL SEGMENT MISMATCH CORRECTION AND SUBTRACTIVE SEGMENT MISMATCH DITHERING
- (71) Applicant: Intel Corporation, Santa Clara, CA
- Inventors: **Daniel GRUBER**, St. Andrae (AT); Michael KALCHER, Villach (AT); Martin CLARA, Santa Clara, CA (US)
- (21) Appl. No.: 18/147,717
- Filed: Dec. 29, 2022

## **Publication Classification**

(51) **Int. Cl.** (2006.01)H03M 1/10

- (52) U.S. Cl. CPC ...... *H03M 1/10* (2013.01)
- (57)ABSTRACT

A segmented digital-to-analog converter (DAC). The segmented DAC includes at least two DAC segments. The DAC includes at least one overrange DAC configured to generate a dither subtraction signal based on an overrange DAC control data, and a dither control circuit configured to add a dither to the input data for the segmented DAC and generate the overrange DAC control data to compensate the dither. The dither subtraction signal is combined with the output signals of the DAC segments in an analog domain. The DAC includes a segment mismatch correction circuit configured to modify the input data for the segmented DAC or input data for at least one segment to correct a mismatch error of one or more of the segments and/or the at least one overrange DAC.

