

US 20240235533A9

### (19) United States

# (12) **Patent Application Publication** Kang et al.

#### (54) ASYMMETRIC NAND GATE CIRCUIT, CLOCK GATING CELL AND INTEGRATED CIRCUIT INCLUDING THE SAME

(71) Applicant: SAMSUNG ELECTRONICS CO.,

LTD., Suwon-si (KR)

(72) Inventors: Byounggon Kang, Suwon-si (KR);

Dalhee Lee, Suwon-si (KR)

(73) Assignee: SAMSUNG ELECTRONICS CO.,

LTD., Suwon-si (KR)

(21) Appl. No.: 18/373,017

(22) Filed: Sep. 26, 2023

#### **Prior Publication Data**

(15) Correction of US 2024/0137012 A1 Apr. 25, 2024See (22) Filed.See (30) Foreign Application Priority Data.

(65) US 2024/0137012 A1 Apr. 25, 2024

#### (30) Foreign Application Priority Data

| Oct. 24, 202 | (KR)    | ) | 10-2022-0137767 |
|--------------|---------|---|-----------------|
| Feb. 14, 202 | 23 (KR) | ) | 10-2023-0019542 |

## (10) Pub. No.: US 2024/0235533 A9

## (48) **Pub. Date: Jul. 11, 2024 CORRECTED PUBLICATION**

#### **Publication Classification**

(51) Int. Cl. H03K 3/037 (2006.01) G06F 1/08 (2006.01) H03K 19/20 (2006.01)

(52) **U.S. Cl.** 

#### (57) ABSTRACT

A clock gating cell is provided. The clock gating cell includes: an inverter circuit configured to generate an inverted clock signal by inverting a clock signal; a first control circuit configured to receive the inverted clock signal, an enable signal, and a scan enable signal, and output a first internal signal at a first node; a second control circuit configured to receive the first internal signal, the clock signal, the enable signal, and the scan enable signal, and output a second internal signal at a second node; and an output driver configured to receive the second internal signal, and output an output clock signal to an output node and a third internal signal to a third node. The first control circuit and the second control circuit are configured to receive the third internal signal at the third node.

