

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0235546 A1 CONDORELLI et al.

Jul. 11, 2024 (43) **Pub. Date:** 

### (54) INTEGRATED ELECTRONIC SYSTEM WITH AN IMPROVED POWER-ON RESET CIRCUIT AND METHOD FOR CONTROLLING THE INTEGRATED **ELECTRONIC SYSTEM**

(71) Applicant: STMicroelectronics International

N.V., Geneva (CH)

Inventors: Riccardo CONDORELLI, Catania (IT); Antonino MONDELLO, Messina (IT); Michele Alessandro CARRANO, Catania (IT); Daniele MANGANO, San Gregorio di Catania (IT); Fabien LAPLACE, Charavines (FR); Luc

> **GARCIA**, Saint Paul de Varces (FR); Michel CUENCA, Septemes les Vallons (FR)

(73) Assignee: STMicroelectronics International N.V., Geneva (CH)

Appl. No.: 18/409,083 (21)

(22)Filed: Jan. 10, 2024

(30)Foreign Application Priority Data

Jan. 11, 2023 (IT) ...... 102023000000216

#### **Publication Classification**

(51) Int. Cl. H03K 17/22 (2006.01)G11C 5/14 (2006.01)

U.S. Cl. CPC ...... H03K 17/22 (2013.01); G11C 5/14 (2013.01)

#### (57)ABSTRACT

A resettable digital stage operates when a supply voltage is higher than a threshold. A non-volatile memory stores a digital code read by a reading stage. A main power-on reset circuit generates a main reset signal controlling reset of the reading stage. A resettable volatile memory coupled to the reading stage stores a default value when reset. An auxiliary power-on reset circuit generates an auxiliary reset signal controlling reset of the volatile memory. Upon deactivation of the reset, the reading stage loads the digital code into the volatile memory. The main power-on reset circuit functions in a non-trimmed configuration response to the stored default value and in a trimmed configuration responsive to the stored digital code. The main power-on reset circuit has first and second operative thresholds which respectively fall within a first and second non-trimmed voltage range or within a first and second trimmed voltage range.

