

US 20240235567A9

## (19) United States

# (12) Patent Application Publication Kanzian et al.

### (10) Pub. No.: US 2024/0235567 A9

# (48) **Pub. Date: Jul. 11, 2024 CORRECTED PUBLICATION**

## (54) CALIBRATION SYSTEM AND METHOD FOR SAR ADCS

(71) Applicant: **Infineon Technologies AG**, Neubiberg

(72) Inventors: Marc Kanzian, Wernberg (AT); Alan Paussa, Villach (AT); Francesco Conzatti, Villach (AT); Joseph Semmler, Muehlhausen (DE)

(21) Appl. No.: 18/047,896

(22) Filed: Oct. 19, 2022

### **Prior Publication Data**

(15) Correction of US 2024/0137033 A1 Apr. 25, 2024 See (22) Filed.

(65) US 2024/0137033 A1 Apr. 25, 2024

#### **Publication Classification**

(51) Int. Cl. *H03M 1/10* (2006.01) *H03M 1/38* (2006.01) (52) **U.S. Cl.** CPC ...... *H03M 1/1009* (2013.01); *H03M 1/38* (2013.01)

### (57) ABSTRACT

In accordance with an embodiment, a method for operating a successive approximation ADC comprising a first capacitor array includes measuring a first weight of an MSB-a<sup>th</sup> bit of the ADC by applying a first reference voltage to first terminals of capacitors of the first capacitor array corresponding to the MSB-a<sup>th</sup> bit, applying a second reference voltage to first terminals of capacitors of the first capacitor array corresponding to significant bits lower than the MSBa<sup>th</sup> bit, applying the first reference voltage to first terminals of a first set of capacitors of the first capacitor array corresponding to significant bits higher than the MSB-a<sup>th</sup> bit, and applying the second reference voltage to first terminals of a second set of capacitors of the first capacitor array corresponding to the significant bits higher than the MSB-ain bit; subsequently, a weight of a capacitance of the capacitors corresponding to the MSB-ath bit is successively approximated.

