

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0235573 A1

Jul. 11, 2024 (43) **Pub. Date:** 

#### (54) ON CHIP TEST ARCHITECTURE FOR CONTINUOUS TIME DELTA SIGMA ANALOG-TO-DIGITAL CONVERTER

(71) Applicant: STMicroelectronics International

N.V., Geneva (CH)

(72) Inventors: Ankur BAL, Greater Noida (IN);

Abhishek JAIN, Delhi (IN); Sharad

GUPTA, New Delhi (IN)

(73) Assignee: STMicroelectronics International

N.V., Geneva (CH)

(21) Appl. No.: 18/396,542

(22) Filed: Dec. 26, 2023

### Related U.S. Application Data

(63) Continuation of application No. 17/723,225, filed on Apr. 18, 2022, now Pat. No. 11,901,919.

(60) Provisional application No. 63/179,964, filed on Apr. 26, 2021.

#### **Publication Classification**

(51) Int. Cl. H03M 3/00 (2006.01)

(52)U.S. Cl.

CPC ...... H03M 3/378 (2013.01); H03M 3/46 (2013.01); **H03M 3/496** (2013.01)

#### (57)ABSTRACT

An integrated circuit includes a continuous time delta sigma analog-to-digital converter (CTDS ADC) and a test circuit for testing the CTDS ADC. The test circuit converts multibit digital reference data to a single-bit digital stream. The test circuit then passes the single-bit digital stream to a finite impulse response digital-to-analog converter (FIR DAC). The FIR DAC converts the single-bit digital stream to an analog test signal. The analog test signal is then passed to the CTDS ADC. The CTDS ADC converts the analog test signal to digital test data. The test circuit analyzes the digital test data to determine the accuracy of the CTDS ADC.

