

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2023/0231707 A1

## Jul. 20, 2023 (43) **Pub. Date:**

### (54) THREE-DIMENSIONAL METAL-INSULATOR-METAL CAPACITOR EMBEDDED IN SEAL STRUCTURE

(71) Applicant: International Business Machines Corporation, Armonk, NY (US)

(72) Inventors: Baozhen Li, South Burlington, VT (US); Chih-Chao Yang, Glenmont, NY

> (US); HUIMEI ZHOU, Albany, NY (US); Nan JING, Fishkill, NY (US)

Appl. No.: 18/190,234

(22) Filed: Mar. 27, 2023

#### Related U.S. Application Data

(62) Division of application No. 17/457,717, filed on Dec. 6, 2021.

#### **Publication Classification**

(51) Int. Cl. H04L 9/08 (2006.01)G06N 3/045 (2006.01)

G06V 30/19 (2006.01)G06F 40/40 (2006.01)

U.S. Cl.

CPC ...... H04L 9/0869 (2013.01); G06N 3/045 (2023.01); G06V 30/19147 (2022.01); H04L 9/0819 (2013.01); G06F 40/40 (2020.01)

#### (57)ABSTRACT

Embodiments of the present invention are directed to methods and resulting structures for integrated circuits having metal-insulator-metal (MIM) capacitors that serve as both decoupling capacitors and crack stops. In a non-limiting embodiment, an interconnect is formed on a first portion of a substrate in an interior region of the integrated circuit. A second portion of the substrate is exposed in an edge region of the integrated circuit. A MIM capacitor is formed over the second portion of the substrate in the edge region. The MIM capacitor includes two or more plates and one or more dielectric layers. Each dielectric layer is positioned between an adjacent pair of the two or more plates and a portion of the two or more plates extends over the interconnect in the interior region. A plate of the two or more plates is electrically coupled to a last metal wiring level of the interconnect.

