

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2022/0361325 A1 TADA et al.

Nov. 10, 2022 (43) **Pub. Date:** 

### (54) PRINTED CIRCUIT BOARD

(71) Applicant: Itabashi Seiki Co., Ltd., Tokyo (JP)

(72) Inventors: Tetsuva TADA, Tokyo (JP); Kenji KUHARA, Tokyo (JP); Takeshi

MIMURO, Toyo (JP)

(21) Appl. No.: 17/619,892

(22) PCT Filed: Aug. 11, 2020

(86) PCT No.: PCT/JP2020/030633

§ 371 (c)(1),

(2) Date: Dec. 16, 2021

#### (30)Foreign Application Priority Data

Aug. 9, 2019 (JP) ...... 2019-148235

### **Publication Classification**

(51) Int. Cl. H05K 1/02 (2006.01)

(52) U.S. Cl. CPC ... H05K 1/0298 (2013.01); H05K 2201/0929

ABSTRACT (57)

[Object] Provided is a printed circuit board ensuring a degree of freedom in circuit design and unlikely to cause a circuit connection failure.

[Solving Means] A middle interlayer circuit 11, an upper surface side interlayer circuit 12, and a lower surface side interlayer circuit 13 are formed from a connection surfaceless integral conductor. In addition, a connection surface 33 between the upper surface side interlayer circuit 12 and an upper surface side surface layer circuit 14 and a connection surface 34 between the lower surface side interlayer circuit 13 and a lower surface side surface layer circuit 15 lack a connection surface in a plate thickness direction, and thus a satisfactory connection state is achieved. Accordingly, a first circuit 10 is unlikely to cause a connection failure. In addition, the upper surface side interlayer circuit 12 and the lower surface side interlayer circuit 13 can be disposed at misaligned positions in the plane direction of the printed circuit board, and thus the degree of freedom in circuit design increases. Plane circuits 24 and 16 not connected to the first circuit can be disposed with insulating layers 31 and 32 sandwiched below the upper surface side interlayer circuit 12 or above the lower surface side interlayer circuit 13.

