

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2022/0369454 A1 Sekijima

Nov. 17, 2022 (43) **Pub. Date:** 

## (54) CIRCUIT BOARD, SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING CIRCUIT BOARD

(71) Applicant: SHINKO ELECTRIC INDUSTRIES CO., LTD., Nagano-shi (JP)

(72) Inventor: Shinichiro Sekijima, Nagano-shi (JP)

Appl. No.: 17/740,777

Filed: (22)May 10, 2022

(30)Foreign Application Priority Data

May 13, 2021 (JP) ...... 2021-081908

### **Publication Classification**

| (51) | Int. Cl.  |           |
|------|-----------|-----------|
| , ,  | H05K 1/02 | (2006.01) |
|      | H05K 1/05 | (2006.01) |
|      | H05K 1/18 | (2006.01) |
|      | H05K 3/42 | (2006.01) |
|      | H05K 3/34 | (2006.01) |

H01L 23/12 (2006.01)H01L 23/498 (2006.01)

(52) U.S. Cl.

CPC ...... H05K 1/0266 (2013.01); H05K 1/05 (2013.01); H05K 1/184 (2013.01); H05K 3/42 (2013.01); H05K 3/3452 (2013.01); H01L 23/12 (2013.01); H01L 23/49811 (2013.01)

#### (57)ABSTRACT

A circuit board includes an interconnect and an insulating layer that covers the interconnect. The interconnect includes a first interconnect that is formed to serve as a recognition mark of which planar shape is a predetermined shape. The insulating layer has a through-hole of which planar shape is variant and that penetrates the insulating layer in a thickness direction of the insulating layer such that an entire upper surface of the first interconnect is exposed. The through-hole includes a first through-hole of which planar shape is a predetermined shape and that penetrates the insulating layer in the thickness direction such that the entire upper surface of the first interconnect is exposed and a second throughhole that serves as part of an inner wall surface of the first through-hole and that penetrates the insulating layer in the thickness direction.

