

US 20240237316A9

## (19) United States

# (12) Patent Application Publication Freidl et al.

### (10) Pub. No.: US 2024/0237316 A9

## (48) **Pub. Date: Jul. 11, 2024 CORRECTED PUBLICATION**

### (54) ON-CHIP SHIELDED DEVICE

(71) Applicant: NXP B.V., Eindhoven (NL)

(72) Inventors: Philipp Franz Freidl, Weurt (NL);
Mustafa Acar, Eindhoven (NL);
Antonius Hendrikus Jozef Kamphuis,
Eindhoven (NL); Erik Daniel Björk,
Sollentuna (SE); Konstantinos

Sollentuna (SE); Konstantinos Giannakidis, Eindhoven (NL); Jan Willem Bergman, Veghel (NL); Rajesh Mandamparambil, Eindhoven (NL); Paul Mattheijssen, Boxtel (NL)

(21) Appl. No.: 18/048,495

(22) Filed: Oct. 21, 2022

### **Prior Publication Data**

(15) Correction of US 2024/0138129 A1 Apr. 25, 2024 See (22) Filed.

(65) US 2024/0138129 A1 Apr. 25, 2024

#### **Publication Classification**

(51) **Int. Cl. H05K 9/00** (2006.01) **H01L 23/552** (2006.01)

(52) U.S. Cl. CPC ....... *H05K 9/0032* (2013.01); *H01L 23/552* (2013.01); *H05K 9/0088* (2013.01)

(57) ABSTRACT

One example discloses an on-chip shielded device, including: a planar structure including a substrate and a passivation layer; an electrical component formed within the substrate and coupled to an input signal path and an output signal path; a first shielding element positioned above the electrical component and the passivation layer; and a second shielding element positioned above the electrical component, the passivation layer and the first shielding element.

