

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2023/0403839 A1 JUNG et al.

Dec. 14, 2023 (43) Pub. Date:

### (54) SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME

(71) Applicant: Samsung Electronics Co., Ltd., Suwon-si (KR)

(72) Inventors: **Sung Hun JUNG**, Suwon-si (KR); Heon Jong SHIN, Yongin-si (KR); Min Chan GWAK, Hwaseong-si (KR); Sung Moon LEE, Suwon-si (KR); Jeong Ki HWANG, Suwon-si (KR)

(73) Assignee: Samsung Electronics Co., Ltd., Suwon-si (KR)

Appl. No.: 18/455,980

(22) Filed: Aug. 25, 2023

## Related U.S. Application Data

(63) Continuation of application No. 17/185,102, filed on Feb. 25, 2021, now Pat. No. 11,778,801.

#### (30)Foreign Application Priority Data

Jul. 15, 2020 (KR) ...... 10-2020-0087200

### **Publication Classification**

(51) Int. Cl. H10B 10/00 (2006.01)H01L 23/528 (2006.01)(2006.01)H01L 21/768

(52)U.S. Cl.

CPC ..... H10B 10/12 (2023.02); H01L 23/528 (2013.01); H01L 21/76802 (2013.01); H01L 21/76883 (2013.01); H10B 10/125 (2023.02)

#### ABSTRACT (57)

A semiconductor device comprises a first gate structure extending in a first direction and including a first gate electrode and a first gate capping pattern, a second gate structure spaced apart from the first gate structure and extending in the first direction, and including a second gate electrode and a second gate capping pattern, an active pattern extending in a second direction, the active pattern below the second gate structure, an epitaxial pattern on one side of the second gate structure and on the active pattern, a gate contact connected to the first gate electrode, and a node contact connected to the second gate electrode and to the epitaxial pattern. An upper surface of the gate contact is at a same level as the first gate capping pattern, and an upper surface of the node contact is lower than the upper surface of the first gate capping pattern.

