

## (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2023/0403853 A1

Dec. 14, 2023 (43) **Pub. Date:** 

(54) NOR-TYPE MEMORY DEVICE, METHOD OF MANUFACTURING NOR-TYPE MEMORY DEVICE, AND ELECTRONIC APPARATUS INCLUDING MEMORY DEVICE

(71) Applicant: INSTITUTE OF MICROELECTRONICS, CHINESE ACADEMY OF SCIENCES, Beijing

(72) Inventor: **Huilong Zhu**, Poughkeepsie, NY (US)

(21) Appl. No.: 18/043,080

(22) PCT Filed: Feb. 22, 2022

(86) PCT No.: PCT/CN2022/077238

§ 371 (c)(1),

(2) Date: Feb. 27, 2023

(30)Foreign Application Priority Data

Mar. 8, 2021 (CN) ...... 202110252871.2

## **Publication Classification**

(51) Int. Cl. H10B 43/27 (2006.01)H10B 43/10

(2006.01)

H10B 41/10 (2006.01)

| H10B 41/27  | (2006.01) |
|-------------|-----------|
| H01L 29/786 | (2006.01) |
| H01L 29/06  | (2006.01) |
| H01L 29/775 | (2006.01) |
| H01L 29/423 | (2006.01) |
| H01L 29/08  | (2006.01) |

(52) U.S. Cl.

CPC ...... H10B 43/27 (2023.02); H10B 43/10 (2023.02); H10B 41/10 (2023.02); H10B 41/27 (2023.02); H01L 29/0847 (2013.01); H01L 29/0673 (2013.01); H01L 29/775 (2013.01); H01L 29/42392 (2013.01); H01L **29/78696** (2013.01)

## (57)**ABSTRACT**

An NOR-type memory device, a method of manufacturing the NOR-type memory device, and an electronic apparatus including the NOR-type memory device. The NOR-type memory device includes: a gate stack including a gate conductor layer and a memory functional layer; and a first semiconductor layer and a second semiconductor layer that surround a periphery of the gate stack. The first and second semiconductor layers are respectively located at different heights with respect to the substrate. The memory functional layer is located between the gate conductor layer and each of the first and second semiconductor layers. Each of the first and second semiconductor layers includes a first source/ drain region, a channel region, and a second source/drain region that are disposed in sequence in a vertical direction. A memory cell is defined at an intersection of the gate stack and each of the first and second semiconductor layers.

