

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2023/0403860 A1

Young et al.

Dec. 14, 2023 (43) **Pub. Date:** 

### (54) EMBEDDED FERROELECTRIC FINFET MEMORY DEVICE

(71) Applicant: Taiwan Semiconductor

Manufacturing Company, Ltd.,

Hsin-Chu (TW)

(72) Inventors: Bo-Feng Young, Taipei (TW);

Chung-Te Lin, Tainan City (TW); Sai-Hooi Yeong, Zhubei City (TW); Yu-Ming Lin, Hsinchu City (TW); Sheng-Chih Lai, Hsinchu County (TW); Chih-Yu Chang, New Taipei City (TW); Han-Jong Chia, Hsinchu

City (TW)

(21) Appl. No.: 18/364,616

(22) Filed: Aug. 3, 2023

### Related U.S. Application Data

(60) Continuation of application No. 17/867,998, filed on Jul. 19, 2022, now Pat. No. 11,832,450, which is a division of application No. 16/798,719, filed on Feb. 24, 2020, now Pat. No. 11,508,753.

#### **Publication Classification**

(51) Int. Cl. H10B 51/30 (2006.01)G11C 11/22 (2006.01)H01L 27/12 (2006.01)

(52)U.S. Cl. CPC ......... H10B 51/30 (2023.02); H01L 27/1211 (2013.01); G11C 11/223 (2013.01)

#### (57)ABSTRACT

Various embodiments of the present disclosure are directed towards a method of forming a ferroelectric memory device. In the method, a pair of source/drain regions is formed in a substrate. A gate dielectric and a gate electrode are formed over the substrate and between the pair of source/drain regions. A polarization switching structure is formed directly on a top surface of the gate electrode. By arranging the polarization switching structure directly on the gate electrode, smaller pad size can be realized, and more flexible area ratio tuning can be achieved compared to arranging the polarization switching structure under the gate electrode with the aligned sidewall and same lateral dimensions. In addition, since the process of forming gate electrode can endure higher annealing temperatures, such that quality of the ferroelectric structure is better controlled.

