

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2023/0403865 A1 HONG et al.

## Dec. 14, 2023 (43) **Pub. Date:**

### (54) SPIN LOGIC DEVICE BASED ON SPIN-CHARGE CONVERSION AND SPIN LOGIC ARRAY USING THE SAME

(71) Applicants: INDUSTRY-ACADEMIC COOPERATION FOUNDATION. YONSEI UNIVERSITY, Seoul (KR); INDUSTRY-UNIVERSITY COOPERATION FOUNDATION HANYANG UNIVERSITY ERICA CAMPUS, Ansan (KR)

(72) Inventors: Jongill HONG, Seoul (KR); Saeroonter OH, Ansan (KR)

Appl. No.: 18/455,449 (21)

(22) Filed: Aug. 24, 2023

### Related U.S. Application Data

(63) Continuation of application No. 16/875,415, filed on May 15, 2020, now Pat. No. 11,785,783.

#### (30)Foreign Application Priority Data

| May 17, 2019  | (KR) | 10-2019-0057679 |
|---------------|------|-----------------|
| Aug. 14, 2019 | (KR) | 10-2019-0099458 |
| Jan. 15, 2020 | (KR) | 10-2020-0005462 |

### **Publication Classification**

(51) Int. Cl. H10B 61/00 (2006.01)(2006.01)H03K 19/17728

| H03K 19/18 | (2006.01) |
|------------|-----------|
| H01F 10/32 | (2006.01) |
| H10N 59/00 | (2006.01) |
| H10N 50/80 | (2006.01) |
| H10N 50/85 | (2006.01) |

(52) U.S. Cl. CPC ...... H10B 61/00 (2023.02); H03K 19/17728 (2013.01); H03K 19/18 (2013.01); H01F 10/3272 (2013.01); H01F 10/3286 (2013.01); H01F 10/3254 (2013.01); H01F 10/329 (2013.01); H10N 59/00 (2023.02); H10N 50/80 (2023.02); H10N 50/85 (2023.02)

#### (57)ABSTRACT

Disclosed are a spin logic device based on spin-charge conversion and a spin logic array using the same. A reconfigurable spin logic array according to an exemplary embodiment of the present invention may include: an input terminal receiving at least three current signals; a plurality of wires transmitting the current signal in connection with the input terminal and including a horizontal wire and a vertical wire which cross each other; a first gate array in which at least one first majority gate connected to the input terminal through the wires and implemented based on the spin logic device is arranged; and a second gate array in which at least one second majority gate connected to the first gate array through the wires and implemented based on the spin logic device is arranged.

