

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0179893 A1 SUN et al.

May 30, 2024 (43) **Pub. Date:** 

### (54) SEMICONDUCTOR APPARATUS HAVING MULTI-LAYERED BIT LINE CONTACT AND MANUFACTURING METHOD OF THE SAME

(71) Applicant: SAMSUNG ELECTRONICS CO., LTD., Suwon-si (KR)

(72) Inventors: Sangkyu SUN, Suwon-si (KR);

Hyunyong KIM, Suwon-si (KR); Hyun-Jung KIM, Suwon-si (KR); Junhee PARK, Suwon-si (KR);

Kyuwon WOO, Suwon-si (KR); Jiwon OH, Suwon-si (KR); Yoonyoung

CHOI, Suwon-si (KR)

(21) Appl. No.: 18/216,745

(22)Filed: Jun. 30, 2023

(30)Foreign Application Priority Data

Nov. 30, 2022 (KR) ..... 10-2022-0164316

### **Publication Classification**

(51) Int. Cl. H10B 12/00

(2006.01)

(52)U.S. Cl.

CPC ...... H10B 12/485 (2023.02); H10B 12/053 (2023.02); H10B 12/315 (2023.02); H10B

12/34 (2023.02); H10B 12/482 (2023.02)

#### (57)ABSTRACT

A semiconductor device includes a substrate that includes an element separation film, an active region defined by the element separation film and arranged in a first direction, and a trench positioned across the active region and the element separation film, a bit line contact that is positioned within the trench and is connected to the active region, a bit line structure that is connected to the substrate through the bit line contact and that extends in a second direction different from the first direction across the active region, and a first contact spacer, a second contact spacer, and a third contact spacer within the trench and around the bit line contact, the first contact spacer being continuous within the trench, and each of the second contact spacer and the third contact spacer being separated into at least two discrete parts within the trench.

