

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0179897 A1 SHARANGPANI et al.

May 30, 2024 (43) **Pub. Date:** 

### (54) THREE-DIMENSIONAL MEMORY DEVICE CONTAINING ENGINEERED CHARGE STORAGE ELEMENTS AND METHODS FOR FORMING THE SAME

(71) Applicant: SANDISK TECHNOLOGIES LLC, ADDISON, TX (US)

(72) Inventors: Rahul SHARANGPANI, Fremont, CA (US); Raghuveer S. MAKALA, Campbell, CA (US); Adarsh RAJASHEKHAR, Santa Clara, CA (US); Fei ZHOU, San Jose, CA (US)

(21) Appl. No.: 18/351,205

(22) Filed: Jul. 12, 2023

### Related U.S. Application Data

(60) Provisional application No. 63/428,574, filed on Nov. 29, 2022.

#### **Publication Classification**

| Int. Cl.    |                                                        |
|-------------|--------------------------------------------------------|
| H10B 41/27  | (2006.01)                                              |
| G11C 16/04  | (2006.01)                                              |
| H01L 23/522 | (2006.01)                                              |
| H01L 23/528 | (2006.01)                                              |
| H10B 41/10  | (2006.01)                                              |
|             | H10B 41/27<br>G11C 16/04<br>H01L 23/522<br>H01L 23/528 |

| H10B 41/35 | (2006.01) |
|------------|-----------|
| H10B 43/10 | (2006.01) |
| H10B 43/27 | (2006.01) |
| H10B 43/35 | (2006.01) |

(52) U.S. Cl.

CPC ....... H10B 41/27 (2023.02); G11C 16/0483 (2013.01); H01L 23/5226 (2013.01); H01L 23/5283 (2013.01); H10B 41/10 (2023.02); H10B 41/35 (2023.02); H10B 43/10 (2023.02); H10B 43/27 (2023.02); H10B 43/35 (2023.02)

#### (57)**ABSTRACT**

A semiconductor structure includes an alternating stack of insulating layers and electrically conductive layers, a memory opening vertically extending through the alternating stack, and a memory opening fill structure located in the memory opening and containing a vertical semiconductor channel and a memory film. The memory film includes a tunneling dielectric layer, a continuous charge storage material layer vertically extending through a plurality of the electrically conductive layers, a vertical stack of discrete charge storage elements located at levels of the electrically conductive layers and contacting a respective surface segment of an outer sidewall of the continuous charge storage material layer, and a vertical stack of discrete blocking dielectric material portions containing silicon atoms and oxygen atoms and located at the levels of the electrically conductive layers and vertically spaced apart from each other.

