

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0179902 A1 MIAO et al.

May 30, 2024 (43) **Pub. Date:** 

### (54) MEMORY DEVICE AND FABRICATION METHOD THEREOF

(71) Applicant: Yangtze Memory Technologies Co.,

Ltd., Wuhan (CN)

Inventors: Lina MIAO, Wuhan (CN); Liang

XIAO, Wuhan (CN); Yi ZHAO, Wuhan (CN); Shu WU, Wuhan (CN)

(21) Appl. No.: 18/082,153

(22)Filed: Dec. 15, 2022

(30)Foreign Application Priority Data

Nov. 24, 2022 (CN) ...... 202211485187.X

### **Publication Classification**

(51) Int. Cl. H10B 43/20 (2006.01)H01L 21/28 (2006.01)H01L 29/792 (2006.01) (52) U.S. Cl. CPC ...... H10B 43/20 (2023.02); H01L 29/40117

(2019.08); H01L 29/7926 (2013.01)

#### (57)ABSTRACT

A semiconductor device fabrication method includes providing a processing wafer. The processing wafer has core and staircase structure (SS) regions, and includes a bottom conductor layer, conductor/dielectric tier(s) over the bottom conductor layer, and a channel hole (CH) in the core region and extending approximately vertically through the conductor/dielectric tier(s). The CH includes a channel layer and a memory film surrounding the channel layer. A protrusion portion of the channel layer and a protrusion portion of the memory film extend into the bottom conductor layer. The method further includes patterning the bottom conductor layer to remove a portion of the bottom conductor layer in the core region to expose the protrusion portion of the memory film, performing etching to remove the protrusion portion of the memory film to expose the protrusion portion of the channel layer, performing impurity implantation, and performing laser activation.

