

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0179906 A1 **HOSODA** et al.

May 30, 2024 (43) **Pub. Date:** 

## (54) STAIRLESS THREE-DIMENSIONAL MEMORY DEVICE AND METHOD OF MAKING THEREOF BY FORMING REPLACEMENT WORD LINES THROUGH MEMORY OPENINGS

(71) Applicant: SANDISK TECHNOLOGIES LLC,

ADDISON, TX (US)

(72) Inventors: Naohiro HOSODA, Yokkaichi (JP); Kazuki ISOZUMI, Yokkaichi (JP); Takayuki MAEKURA, Yokkaichi (JP); Hiroyuki OGAWA, Nagoya (JP); Koichi MATSUNO, Fremont, CA (US)

(21) Appl. No.: 18/352,752

(22) Filed:

## Related U.S. Application Data

Jul. 14, 2023

(60) Provisional application No. 63/385,338, filed on Nov. 29, 2022.

### **Publication Classification**

(51) Int. Cl. H10B 43/27 (2006.01)

U.S. Cl. CPC ...... *H10B 43/27* (2023.02)

#### (57) ABSTRACT

A semiconductor structure includes an alternating stack of insulating layers and electrically conductive layers, memory openings vertically extending through the alternating stack, and memory opening fill structures located in the memory openings and including a respective vertical semiconductor channel and a respective vertical stack of memory cells. An integrated line-and-via structure is provided, which is a unitary structure including a metallic plate portion that is a portion of or laterally contacts an electrically conductive layer, and a metallic via portion that vertically extends through dielectric material plates that overlie the metallic plate portion.

