

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0179917 A1

#### May 30, 2024 (43) **Pub. Date:**

#### (54) SEMICONDUCTOR MEMORY DEVICE

Applicant: Samsung Electronics Co., Ltd.,

Suwon-si (KR)

Inventors: Minji PARK, Suwon-si (KR); Dongha

SHIN, Suwon-si (KR); Hongsoo

JEON, Suwon-si (KR)

Assignee: Samsung Electronics Co., Ltd.,

Suwon-si (KR)

Appl. No.: 18/360,128

(22)Filed: Jul. 27, 2023

(30)Foreign Application Priority Data

Nov. 29, 2022 (KR) ..... 10-2022-0162368

### **Publication Classification**

(51) Int. Cl. H10B 43/40 (2006.01)H10B 41/27 (2006.01)H10B 41/35 (2006.01)H10B 41/41 (2006.01)

H10B 43/27 (2006.01)H10B 43/35 (2006.01)

U.S. Cl.

CPC ...... H10B 43/40 (2023.02); H10B 41/27 (2023.02); H10B 41/35 (2023.02); H10B 41/41 (2023.02); H10B 43/27 (2023.02); H10B 43/35 (2023.02)

#### (57)ABSTRACT

Disclosed are semiconductor memory devices comprising a peripheral region including a substrate, high voltage transistors on the substrate, first lower lines connected to the high voltage transistors, and second lower lines connected to the first lower lines, and a cell region on the peripheral region. The first and the second lower lines extend along a first direction parallel to an upper surface of the substrate. The first lower lines include first high voltage lines and first low voltage lines. The second lower lines include second high voltage lines and second low voltage lines. The second high voltage lines and the first low voltage lines separated in a second direction parallel to the upper surface of the substrate and a third direction perpendicular to the upper surface of the substrate, and the second low voltage lines and the first high voltage lines separated in the second direction and the third direction.

