

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0215215 A1

Jun. 27, 2024 (43) **Pub. Date:** 

#### (54) MEMORY DEVICE INCLUDING VERTICAL CHANNEL TRANSISTOR AND ELECTRONIC DEVICE INCLUDING THE SAME

## (71) Applicant: Samsung Electronics Co., Ltd., Suwon-si (KR)

## (72) Inventors: Sangwook KIM, Suwon-si (KR); Kwanghee LEE, Suwon-si (KR); Jeeeun YANG, Suwon-si (KR); Moonil JUNG, Suwon-si (KR); Euntae KIM, Suwon-si (KR); Youngkwan CHA, Suwon-si (KR)

(73) Assignee: Samsung Electronics Co., Ltd.,

(21) Appl. No.: 18/534,220

(22)Filed: Dec. 8, 2023

#### (30)Foreign Application Priority Data

Suwon-si (KR)

Dec. 23, 2022 (KR) ...... 10-2022-0183222

#### **Publication Classification**

(51) Int. Cl. H10B 12/00 (2006.01)

U.S. Cl. (52)CPC ...... H10B 12/00 (2023.02)

#### (57)ABSTRACT

A memory device includes a read word line on a substrate, a first channel extending along a plane perpendicular to an upper surface of the substrate, a second channel facing the first channel in parallel, a first gate insulation layer adjacent to the first channel between the first channel and the second channel, a second gate insulation layer adjacent to the second channel between the first channel and the second channel, a gate electrode adjacent to the first gate insulation layer between the first gate insulation layer and the second gate insulation layer, a write word line adjacent to the second gate insulation layer between the first gate insulation layer and the second gate insulation layer, a read bit line electrically connected to the first channel, and a write bit line electrically connected to the second channel.

