

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0215230 A1 SU et al.

## Jun. 27, 2024 (43) **Pub. Date:**

### (54) MEMORY DEVICE AND METHOD FOR FORMING THE SAME

(71) Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.,

HSINCHU (TW)

(72) Inventors: Hsin-Wen SU, Yunlin County (TW);

Yu-Kuan LIN, Taipei City (TW); Shih-Hao LIN, Hsinchu City (TW); Lien-Jung HUNG, Taipei City (TW); Ping-Wei WANG, Hsinchu City (TW)

(73) Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.,

HSINCHU (TW)

(21) Appl. No.: 18/596,115

(22) Filed: Mar. 5, 2024

#### Related U.S. Application Data

(63) Continuation of application No. 17/711,448, filed on Apr. 1, 2022, now Pat. No. 11,956,948, which is a continuation of application No. 16/900,200, filed on Jun. 12, 2020, now Pat. No. 11,296,095.

### **Publication Classification**

| (51) | Int. Cl.     |           |
|------|--------------|-----------|
|      | H10B 20/20   | (2006.01) |
|      | H01L 21/02   | (2006.01) |
|      | H01L 21/306  | (2006.01) |
|      | H01L 21/8234 | (2006.01) |
|      | H01L 29/06   | (2006.01) |
|      |              |           |

| H01L 29/423 | (2006.01) |
|-------------|-----------|
| H01L 29/49  | (2006.01) |
| H01L 29/66  | (2006.01) |
| H01L 29/786 | (2006.01) |
| H10B 20/00  | (2006.01) |

(52) U.S. Cl.

CPC ...... H10B 20/20 (2023.02); H01L 21/02532 (2013.01); H01L 21/02603 (2013.01); H01L 21/30604 (2013.01); H01L 21/823431 (2013.01); H01L 29/0673 (2013.01); H01L 29/42384 (2013.01); H01L 29/42392 (2013.01); H01L 29/4908 (2013.01); H01L 29/66545 (2013.01); H01L 29/66742 (2013.01); H01L 29/78696 (2013.01); H10B **20/00** (2023.02)

#### (57)ABSTRACT

A memory device includes a substrate, a first transistor and a second transistor, a first word line, a second word line, and a bit line. The first transistor and the second transistor are over the substrate and are electrically connected to each other, in which each of the first and second transistors includes first semiconductor layers and second semiconductor layers, a gate structure, and source/drain structures, in which the first semiconductor layers are in contact with the second semiconductor layers, and a width of the first semiconductor layers is narrower than a width of the second semiconductor layers. The first word line is electrically connected to the gate structure of the first transistor. The second word line is electrically connected to the gate structure of the second transistor. The bit line is electrically connected to a first one of the source/drain structures of the first transistor.

