

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0215236 A1

### Jun. 27, 2024 (43) **Pub. Date:**

### (54) THREE-DIMENSIONAL NAND MEMORY DEVICE AND METHOD OF FORMING THE

- (71) Applicant: Yangtze Memory Technologies Co., Ltd., Wuhan (CN)
- (72) Inventors: Beibei LI, Wuhan Hubei (CN); Wei XU, Wuhan Hubei (CN); Bin YUAN, Wuhan Hubei (CN); ZongLiang HUO, Wuhan Hubei (CN); Lei XUE, Wuhan Hubei (CN)
- (73) Assignee: Yangtze Memory Technologies Co., Ltd., Wuhan (CN)
- Appl. No.: 18/089,927
- (22)Filed: Dec. 28, 2022

#### (30)Foreign Application Priority Data

Dec. 21, 2022 (CN) ...... 202211651058.3

#### **Publication Classification**

- (51) Int. Cl. H10B 43/27 (2006.01)
- U.S. Cl. (52)CPC ...... H01L 27/11582 (2013.01)

#### (57)ABSTRACT

A semiconductor device includes Number of decks that are stacked up in a Z direction and extend in parallel with an X-Y plane. N is an integer greater than 1. Each deck includes alternating word line layers and insulating layers. The N number of decks includes a first deck and a second deck adjacent to the first deck. A multi-deck gate line slit (GLS) structure extends in an X-Z plane and cuts through the word line layers and the insulating layers of the N number of decks. The multi-deck GLS structure has a first sidewall in the first deck, a second sidewall in the second deck, and a third sidewall at a border between the first deck and the second deck. The third sidewall connects the first sidewall and the second sidewall.



