

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0215251 A1 Hsu

#### Jun. 27, 2024 (43) **Pub. Date:**

### (54) SILICON-OXIDE-NITRIDE-OXIDE-SILICON MEMORY CELL

(71) Applicant: UNITED MICROELECTRONICS CORP., Hsin-Chu City (TW)

Chia-Ching Hsu, Singapore (SG) Inventor:

Assignee: UNITED MICROELECTRONICS CORP., Hsin-Chu City (TW)

Appl. No.: 18/602,040 (21)

(22) Filed: Mar. 12, 2024

#### Related U.S. Application Data

Continuation of application No. 17/706,577, filed on Mar. 28, 2022, now Pat. No. 11,956,966, which is a division of application No. 17/177,164, filed on Feb. 16, 2021, now Pat. No. 11,621,271.

#### **Publication Classification**

(51) Int. Cl. H10B 43/35 (2006.01)H01L 21/28 (2006.01)

H01L 29/423 (2006.01)H01L 29/66 (2006.01)(2006.01)H01L 29/792

(52) U.S. Cl.

CPC ...... H10B 43/35 (2023.02); H01L 29/40117 (2019.08); H01L 29/42344 (2013.01); H01L 29/66833 (2013.01); H01L 29/792 (2013.01)

(57)ABSTRACT

A silicon-oxide-nitride-oxide-silicon (SONOS) memory cell includes a memory gate disposed on a substrate, a dielectric layer and two charge trapping layers, wherein the dielectric layer is disposed between the substrate and the memory gate, and the two charge trapping layers are disposed at two opposite sides of the memory gate, wherein each of the charge trapping layers comprises an L-shape cross-sectional profile, and two selective gates disposed on the substrate, thereby constituting a two bit memory cell, wherein a top surface of each selective gate is higher than a top surface of the memory gate.

