

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0215252 A1 CHUN et al.

Jun. 27, 2024 (43) **Pub. Date:** 

### (54) NONVOLATILE MEMORY DEVICE AND MEMORY SYSTEM INCLUDING THE SAME

(71) Applicant: Samsung Electronics Co., Ltd.,

Suwon-si (KR)

Inventors: Sanghun CHUN, Suwon-si (KR);

Sehee JANG, Suwon-si (KR); Jeehoon

HAN, Suwon-si (KR)

Assignee: Samsung Electronics Co., Ltd.,

Suwon-si (KR)

(21)Appl. No.: 18/481,404

(22)Filed: Oct. 5, 2023

(30)Foreign Application Priority Data

Dec. 27, 2022 (KR) ..... 10-2022-0186038

#### **Publication Classification**

| Int. Cl.    |                                                                      |
|-------------|----------------------------------------------------------------------|
| H10B 43/40  | (2006.01)                                                            |
| G11C 16/04  | (2006.01)                                                            |
| H01L 23/528 | (2006.01)                                                            |
| H01L 25/065 | (2006.01)                                                            |
| H10B 41/27  | (2006.01)                                                            |
| H10B 41/35  | (2006.01)                                                            |
|             | H10B 43/40<br>G11C 16/04<br>H01L 23/528<br>H01L 25/065<br>H10B 41/27 |

| H10B 41/40 | (2006.01) |
|------------|-----------|
| H10B 43/27 | (2006.01) |
| H10B 43/35 | (2006.01) |
| H10B 80/00 | (2006.01) |

(52) U.S. Cl.

CPC ....... H10B 43/40 (2023.02); G11C 16/0483 (2013.01); H01L 23/5283 (2013.01); H01L 25/0652 (2013.01); H10B 41/27 (2023.02); H10B 41/35 (2023.02); H10B 41/40 (2023.02); H10B 43/27 (2023.02); H10B 43/35 (2023.02); H10B 80/00 (2023.02); H01L 2225/06506 (2013.01)

#### (57)**ABSTRACT**

A nonvolatile memory device includes a peripheral circuit structure including a peripheral circuit and a first insulating structure covering the peripheral circuit and a cell array structure bonded to the peripheral circuit structure and including a cell region and a connection region, wherein the cell array structure includes a common source line layer, a buffer insulating layer on the common source line layer, a plurality of contact stop layers buried in the buffer insulating layer, a cell stack which includes a plurality of gate electrodes and a plurality of insulating layers alternately stacked on the buffer insulating layer, a plurality of cell channel structures extending to the common source line layer by passing through the cell stack, a plurality of contact structures each connected to one or more of the plurality of gate electrodes, and a second insulating structure covering the cell stack.

