

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0215253 A1 Jeong et al.

Jun. 27, 2024 (43) **Pub. Date:** 

## (54) SEMICONDUCTOR DEVICES AND DATA STORAGE SYSTEMS INCLUDING THE **SAME**

(71) Applicant: Samsung Electronics Co., Ltd.,

Suwon-si (KR)

(72) Inventors: **Seonghun Jeong**, Hwaseong-si (KR); Byoungil Lee, Hwaseong-si (KR); Bosuk Kang, Seoul (KR); Joonhee

Lee, Seongnam-si (KR)

(21) Appl. No.: 18/601,027

(22) Filed: Mar. 11, 2024

### Related U.S. Application Data

Continuation of application No. 17/202,992, filed on Mar. 16, 2021, now Pat. No. 11,963,362.

#### (30)Foreign Application Priority Data

(KR) ..... 10-2020-0100045 Aug. 10, 2020

### **Publication Classification**

| (51) | Int. Cl.    |           |
|------|-------------|-----------|
|      | H10B 43/50  | (2006.01) |
|      | H01L 21/768 | (2006.01) |
|      | H01L 23/535 | (2006.01) |
|      | H10B 41/27  | (2006.01) |

| H10B 41/41 | (2006.01) |
|------------|-----------|
| H10B 41/50 | (2006.01) |
| H10B 43/27 | (2006.01) |
| H10B 43/40 | (2006.01) |

(52) U.S. Cl.

CPC ...... H10B 43/50 (2023.02); H01L 21/76805 (2013.01); H01L 21/76895 (2013.01); H01L 23/535 (2013.01); H10B 41/27 (2023.02); H10B 41/41 (2023.02); H10B 41/50 (2023.02); H10B 43/27 (2023.02); H10B 43/40 (2023.02)

#### (57)**ABSTRACT**

A semiconductor device includes a peripheral circuit structure including a first substrate and circuit elements on the first substrate; and a memory cell structure including a second substrate on the first substrate, a first horizontal conductive layer on the second substrate, a second horizontal conductive layer on the first horizontal conductive layer, gate electrodes spaced apart from each other and stacked on the second horizontal conductive layer, channel structures penetrating through the gate electrodes, and separation regions penetrating the gate electrodes, extending, and spaced apart from each other. The semiconductor device has a through-wiring region including a through-contact plug electrically connecting the memory cell structure and the peripheral circuit structure, the separation regions include first separation regions adjacent to the through-contact plug, and the first separation regions penetrate through the second horizontal conductive layer and are spaced apart from the first horizontal conductive layer.

