

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0215254 A1 Wu et al.

Jun. 27, 2024 (43) **Pub. Date:** 

### (54) MEMORY DEVICE AND METHOD OF FORMING THE SAME

(71) Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.,

Hsinchu (TW)

(72) Inventors: Chao-I Wu, Hsinchu County (TW);

Yu-Ming Lin, Hsinchu City (TW); Sai-Hooi Yeong, Hsinchu County (TW); Han-Jong Chia, Hsinchu City (TW)

(73) Assignee: Taiwan Semiconductor

Manufacturing Company, Ltd.,

Hsinchu (TW)

Appl. No.: 18/602,067

(22) Filed: Mar. 12, 2024

### Related U.S. Application Data

- Continuation of application No. 17/884,578, filed on Aug. 10, 2022, now Pat. No. 11,956,968, which is a division of application No. 17/086,463, filed on Nov. 2, 2020.
- (60) Provisional application No. 63/040,765, filed on Jun. 18, 2020.

#### **Publication Classification**

| (51) | Int. Cl.    |           |
|------|-------------|-----------|
| ` ′  | H10B 51/10  | (2006.01) |
|      | H01L 21/28  | (2006.01) |
|      | H01L 23/522 | (2006.01) |
|      | H01L 29/51  | (2006.01) |
|      | H01L 29/66  | (2006.01) |
|      | H01L 29/78  | (2006.01) |
|      | H10B 51/20  | (2006.01) |
|      | H10B 51/30  | (2006.01) |

(52) U.S. Cl.

CPC ....... H10B 51/10 (2023.02); H01L 23/5226 (2013.01); H01L 29/40111 (2019.08); H01L 29/516 (2013.01); H01L 29/66666 (2013.01); H01L 29/78391 (2014.09); H10B 51/20 (2023.02); *H10B 51/30* (2023.02)

#### (57)ABSTRACT

Provided are a memory device and a method of forming the same. The memory device includes a first tier on a substrate and a second tier on the first tier. The first tier includes a first layer stack; a first gate electrode penetrating through the first layer stack; a first channel layer between the first layer stack and the first gate electrode; and a first ferroelectric layer between the first channel layer and the first gate electrode. The second tier includes a second layer stack; a second gate electrode penetrating through the second layer stack; a second channel layer between the second layer stack and the second gate electrode; and a second ferroelectric layer between the second channel layer and the second gate

