

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0215256 A1 SHARMA et al.

### Jun. 27, 2024 (43) **Pub. Date:**

### (54) INTEGRATED CIRCUIT STRUCTURES HAVING BACKSIDE CAPACITORS

(71) Applicant: Intel Corporation, Santa Clara, CA

(72) Inventors: Abhishek Anil SHARMA, Portland, OR (US); Tahir GHANI, Portland, OR (US); Anand S. MURTHY, Portland, OR (US); Wilfred GOMES, Portland, OR (US); Pushkar RANADE, San Jose, CA (US); Sagar SUTHRAM,

Portland, OR (US)

(21) Appl. No.: 18/088,552

(22) Filed: Dec. 24, 2022

#### **Publication Classification**

(51) Int. Cl. H10B 53/20 (2006.01)H01L 23/522 (2006.01)

H01L 23/528 (2006.01)H10B 53/10 (2006.01)H10B 61/00 (2006.01)

(52)U.S. Cl.

CPC ....... H10B 53/20 (2023.02); H01L 23/5226 (2013.01); H01L 23/5283 (2013.01); H10B *53/10* (2023.02); *H10B 61/10* (2023.02); H10B 61/22 (2023.02)

#### (57)**ABSTRACT**

Structures having backside capacitors are described. In an example, an integrated circuit structure includes a front side structure including a device layer having a plurality of select transistors, a plurality of metallization layers above the plurality of select transistors, and a plurality of vias below and coupled to the plurality of select transistors. A backside structure is below the plurality of vias of the device layer. The backside structure includes a memory layer coupled to the plurality of select transistors by the plurality of vias.

