

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0215270 A1 Faroog et al.

(43) Pub. Date:

Jun. 27, 2024

## (54) HETEROGENEOUS INTEGRATION STRUCTURE WITH VOLTAGE REGULATION

(71) Applicant: International Business Machines Corporation, Armonk, NY (US)

(72) Inventors: Mukta Ghate Farooq, HOPEWELL JCT, NY (US); Arvind Kumar,

Chappaqua, NY (US)

(21) Appl. No.: 18/087,384

(22) Filed: Dec. 22, 2022

### **Publication Classification**

(51) **Int. Cl.** H10B 80/00 (2006.01)H01L 23/00 (2006.01)H01L 23/48 (2006.01)H01L 23/528 (2006.01)H01L 23/538 (2006.01)H01L 25/18 (2006.01)

### (52) U.S. Cl.

CPC ........... H10B 80/00 (2023.02); H01L 23/481 (2013.01); H01L 23/528 (2013.01); H01L 23/5386 (2013.01); H01L 24/02 (2013.01); H01L 24/08 (2013.01); H01L 25/18 (2013.01); H01L 24/16 (2013.01); H01L 2224/02372 (2013.01); H01L 2224/02373 (2013.01); H01L 2224/02381 (2013.01); H01L 2224/08145 (2013.01); H01L 2224/16225 (2013.01)

#### (57)**ABSTRACT**

Heterogeneous integration semiconductor packages with voltage regulation are described. A semiconductor device can include a chip including a memory device and a plurality of through-silicon-vias (TSVs). The semiconductor device can further include a processor arranged on top of the chip. The processor can be configured to communicate with the memory device via a plurality of interconnects. The semiconductor device can further include at least one voltage regulator arranged on top of the chip. The at least one voltage regulator can be configured to regulate power being provided from the plurality of TSVs to the processor.

