

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0215272 A1 Zhang et al.

### Jun. 27, 2024 (43) **Pub. Date:**

### (54) THREE-DIMENSIONAL MEMORY DEVICES AND FABRICATING METHODS THEREOF

(71) Applicant: YANGTZE MEMORY TECHNOLOGIES CO., LTD., Wuhan

(CN)

(72) Inventors: Kun Zhang, Wuhan (CN); Yuancheng Yang, Wuhan (CN); Wenxi Zhou, Wuhan (CN); Zhiliang Xia, Wuhan (CN); Dongxue Zhao, Wuhan (CN); Tao Yang, Wuhan (CN); Lei Liu, Wuhan (CN); Di Wang, Wuhan (CN); Zongliang Huo, Wuhan (CN)

(21) Appl. No.: 18/089,495

Filed: Dec. 27, 2022 (22)

(30)Foreign Application Priority Data

Dec. 22, 2022 (CN) ...... 202211659079.X

#### **Publication Classification**

(51) Int. Cl. H10B 80/00 (2006.01)H01L 23/00 (2006.01) H01L 25/00 (2006.01)H01L 25/065 (2006.01)(2006.01)H01L 25/18

(52) U.S. Cl.

CPC ...... H10B 80/00 (2023.02); H01L 24/08 (2013.01); H01L 24/80 (2013.01); H01L 25/0657 (2013.01); H01L 25/18 (2013.01); H01L 25/50 (2013.01); H01L 2224/08145 (2013.01); H01L 2224/80895 (2013.01); H01L 2224/80896 (2013.01); H01L 2225/06541 (2013.01); H01L 2924/1431 (2013.01); H01L 2924/1436 (2013.01); H01L 2924/14511 (2013.01)

#### (57)ABSTRACT

Three-dimensional (3D) memory devices and fabricating methods are disclose. A disclosed 3D memory device can comprises, a first semiconductor structure comprising an array of first type memory cells, a second semiconductor structure comprising an array of second type memory cells different from the first type memory cells, a third semiconductor structure comprising a first peripheral circuit, and a fourth semiconductor structure comprising a second peripheral circuit. The first semiconductor structure and the second semiconductor structure are sandwiched between the third semiconductor structure and the fourth semiconductor structure in a vertical direction.

