

## (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0215466 A1 SABBIONE et al.

Jun. 27, 2024 (43) **Pub. Date:** 

(54) MATERIAL STACK FOR MICROELECTRONIC DEVICE, A MICROELECTRONIC DEVICE THAT INTEGRATES SUCH STACK AND METHOD FOR MANUFACTURING SUCH STACK

(71) Applicant: COMMISSARIAT A L'ENERGIE ATOMIQUE ET AUX ENERGIES **ALTERNATIVES**, Paris (FR)

(72) Inventors: Chiara SABBIONE, Grenoble Cedex 09 (FR); Gabriele NAVARRO, Grenoble Cedex 09 (FR); Magali TESSAIRE, Grenoble Cedex 09 (FR); Michel Ranjit FREI, Palo Alto, CA (US); Lavinia-Elena NISTOR, Grenoble (FR)

(73) Assignee: COMMISSARIAT A L'ENERGIE ATOMIQUE ET AUX ENERGIES **ALTERNATIVES**, Paris (FR)

(21) Appl. No.: 18/393,050

(22) Filed: Dec. 21, 2023 (30)Foreign Application Priority Data

Dec. 21, 2022 (EP) ...... 22315346.1

## **Publication Classification**

(51) Int. Cl. H10N 70/00 (2006.01) H10B 63/10 (2006.01)

(52) U.S. Cl. CPC ....... H10N 70/8828 (2023.02); H10B 63/10

## (57)ABSTRACT

A material stack, a microelectronic device that integrates the stack, and a method for obtaining the stack. The material stack for microelectronic device includes a substrate, a first undoped crystalline layer on the substrate, the undoped crystalline layer having a thickness superior to 4 nm, and a Si-doped crystalline chalcogenide layer on the undoped crystalline layer, the Si-doped crystalline chalcogenide layer being doped with less than 20 at. %, and preferably less than 12 at. %, of Si. The provided material stack shows a satisfying stability contributing to retard the stack possible reorganization (i.e., intermixing) that could happen during the manufacturing of the material stack and during the subsequent manufacturing of said microelectronic device.

