

US 20240237324A9

## (19) United States

# (12) Patent Application Publication KIM

### (10) Pub. No.: US 2024/0237324 A9

# (48) **Pub. Date: Jul. 11, 2024 CORRECTED PUBLICATION**

## (54) SEMICONDUCTOR MEMORY DEVICE AND METHOD OF MANUFACTURING THE SAME

- (71) Applicant: **SAMSUNG ELECTRONICS CO., LTD.**, Suwon-si (KR)
- (72) Inventor: **Jeewoong KIM**, Suwon-si (KR)
- (21) Appl. No.: 18/197,428
- (22) Filed: May 15, 2023

### **Prior Publication Data**

- (15) Correction of US 2024/0138136 A1 Apr. 25, 2024See (22) Filed.See (30) Foreign Application Priority Data.
- (65) US 2024/0138136 A1 Apr. 25, 2024
- (30) Foreign Application Priority Data

Oct. 21, 2022 (KR) ...... 10-2022-0136796

#### **Publication Classification**

(51) Int. Cl. *H10B 10/00* (2006.01) *H01L 23/48* (2006.01)

| H01L 29/06  | (2006.01) |
|-------------|-----------|
| H01L 29/417 | (2006.01) |
| H01L 29/423 | (2006.01) |
| H01L 29/786 | (2006.01) |

(52) U.S. Cl.

CPC ....... *H10B 10/125* (2023.02); *H01L 23/481* (2013.01); *H01L 29/0673* (2013.01); *H01L 29/41733* (2013.01); *H01L 29/42392* (2013.01); *H01L 29/78696* (2013.01)

### (57) ABSTRACT

A semiconductor memory device includes a substrate including first and second surfaces opposite to each other, a first active pattern on the first surface, a first channel pattern on the first active pattern and a first source/drain pattern connected to the first channel pattern, a gate electrode provided on the first channel pattern and extending in a first direction, the gate electrode adjacent to the first source/drain pattern in a second direction intersecting the first direction, a shared contact provided under the first source/drain pattern and the gate electrode and electrically connecting the first source/drain pattern and the gate electrode to each other, and a backside metal layer on the second surface.

