

# (19) United States

### (12) Patent Application Publication (10) Pub. No.: US 2024/0237339 A1 LIAO et al.

Jul. 11, 2024 (43) **Pub. Date:** 

## (54) SEMICONDUCTOR STRUCTURE AND METHOD FOR MANUFACTURING THE

(71) Applicant: MACRONIX INTERNATIONAL CO., LTD., Hsinchu (TW)

Inventors: Ting-Feng LIAO, Hsin-chu (TW); Kuang-Wen LIU, Hsin-chu (TW)

Appl. No.: 18/150,211

(22) Filed: Jan. 5, 2023

### **Publication Classification**

| (51) | Int. Cl.    |           |
|------|-------------|-----------|
|      | H10B 43/27  | (2006.01) |
|      | H01L 23/528 | (2006.01) |
|      | H10B 41/10  | (2006.01) |
|      | H10B 41/27  | (2006.01) |
|      | H10B 41/40  | (2006.01) |
|      | H10B 43/10  | (2006.01) |
|      | H10B 43/40  | (2006.01) |

### (52) U.S. Cl. CPC ....... H10B 43/27 (2023.02); H01L 23/5283 (2013.01); H10B 41/10 (2023.02); H10B

41/27 (2023.02); H10B 41/40 (2023.02); H10B 43/10 (2023.02); H10B 43/40 (2023.02)

#### (57)**ABSTRACT**

A semiconductor structure is provided. The semiconductor structure has a device region and a periphery region adjacent to the device region. The periphery region comprises an array contact defining region and a periphery contact defining region. The semiconductor structure comprises a substrate, a staircase structure, an etch stop layer, a plurality of array contacts, and a plurality of periphery contacts. The staircase structure is disposed on the substrate in the periphery region. The staircase structure comprises conductive layers and dielectric layers disposed alternately. The etch stop layer is disposed on the staircase structure in the array contact defining region. The array contacts are disposed on the staircase structure and through the etch stop layer in the array contact defining region. The periphery contacts are through the staircase structure in the periphery contact defining region.

