

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0237353 A1 Son et al.

Jul. 11, 2024 (43) **Pub. Date:** 

## (54) THREE-DIMENSIONAL SEMICONDUCTOR MEMORY DEVICES

(71) Applicant: Samsung Electronics Co., Ltd., Suwon-si (KR)

Inventors: Younghwan Son, Hwaseong-si (KR); Jeehoon Han, Hwaseong-si (KR)

(21) Appl. No.: 18/613,389

(22) Filed: Mar. 22, 2024

## Related U.S. Application Data

(63) Continuation of application No. 17/838,644, filed on Jun. 13, 2022, now Pat. No. 11,968,836, which is a continuation of application No. 16/528,724, filed on Aug. 1, 2019, now Pat. No. 11,404,429.

### (30)Foreign Application Priority Data

(KR) ...... 10-2018-0167569

### **Publication Classification**

(51) Int. Cl. H10B 43/27 (2006.01)H01L 29/417 (2006.01)

| H01L 29/423 | (2006.01) |
|-------------|-----------|
| H10B 41/20  | (2006.01) |
| H10B 43/20  | (2006.01) |
| H10B 43/30  | (2006.01) |
| H10B 51/20  | (2006.01) |
| H10K 19/00  | (2006.01) |

(52) U.S. Cl.

CPC ...... H10B 43/27 (2023.02); H01L 29/41741 (2013.01); H01L 29/42344 (2013.01); H10B 41/20 (2023.02); H10B 43/20 (2023.02); H10B 43/30 (2023.02); H10B 51/20 (2023.02); *H10K 19/201* (2023.02)

#### (57)ABSTRACT

Three-dimensional (3D) semiconductor memory devices are provided. A 3D semiconductor memory device includes an electrode structure on a substrate. The electrode structure includes gate electrodes stacked on the substrate. The gate electrodes include electrode pad regions. The 3D semiconductor memory device includes a dummy vertical structure penetrating one of the electrode pad regions. The dummy vertical structure includes a dummy vertical semiconductor pattern and a contact pattern extending from a portion of the dummy vertical semiconductor pattern toward the substrate.

