

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0237359 A1 Ge et al.

## Jul. 11, 2024 (43) **Pub. Date:**

### (54) SYSTEM-ON-A-CHIP (SOC) INTEGRATION OF RESISTIVE RANDOM-ACCESS MEMORY DEVICES WITH VARYING SWITCHING **CHARACTERISTICS**

(71) Applicant: **TetraMem Inc.**, Fremont, CA (US)

(72) Inventors: Ning Ge, Danville, CA (US); Minxian Zhang, Amherst, MA (US); Mingche

Wu, San Jose, CA (US); Gary Miner,

Fremont, CA (US)

Assignee: TetraMem Inc., Fremont, CA (US)

Appl. No.: 18/152,072

(22) Filed: Jan. 9, 2023

#### **Publication Classification**

(51) **Int. Cl.** 

H10B 63/00 (2006.01)H10N 70/00 (2006.01)H10N 70/20 (2006.01) (52) U.S. Cl.

CPC ...... H10B 63/84 (2023.02); H10B 63/30 (2023.02); H10N 70/063 (2023.02); H10N 70/253 (2023.02); H10N 70/841 (2023.02); H10N 70/8833 (2023.02)

#### (57)ABSTRACT

An apparatus including a plurality of resistive randomaccess memory (RRAM) devices is provided. The RRAM devices are fabricated on a single substrate in some embodiments. The apparatus includes an interconnect layer fabricated on the substrate. A first RRAM device of the RRAM devices includes a first bottom electrode, a first top electrode; and a first filament-forming layer fabricated between the first bottom electrode and the first top electrode. A second RRAM device of the RRAM devices includes a second bottom electrode, a second top electrode, and a second filament-forming layer fabricated between the second bottom electrode and the second top electrode. The first bottom electrode and the second bottom electrode are fabricated on multiple metallic pads or metallic vias of the interconnect layer. The first filament-forming layer and the second filament-forming layer include different switching oxides.

