

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0237360 A1 Muzzetto et al.

### Jul. 11, 2024 (43) **Pub. Date:**

#### (54) ARCHITECTURE FOR MULTIDECK **MEMORY ARRAYS**

(71) Applicant: Micron Technology, Inc., Boise, ID (US)

Inventors: Riccardo Muzzetto, Arcore (MB) (IT); Ferdinando Bedeschi, Biassono (MB) (IT); Umberto di Vincenzo, Capriate

San Gervasio (BG) (IT)

(21) Appl. No.: 18/617,466

(22) Filed: Mar. 26, 2024

#### Related U.S. Application Data

(63) Continuation of application No. 17/043,392, filed on Sep. 29, 2020, now Pat. No. 11,963,370, filed as application No. PCT/IB20/00084 on Mar. 3, 2020.

### **Publication Classification**

(51) Int. Cl. H10B 63/00 (2023.01)G11C 13/00 (2006.01)H10N 70/20 (2023.01)

#### (52) U.S. Cl.

CPC ....... H10B 63/84 (2023.02); G11C 13/0004 (2013.01); G11C 13/003 (2013.01); H10N **70/231** (2023.02); *G11C* 2213/71 (2013.01)

#### (57)**ABSTRACT**

An array of memory cells in a multideck configuration comprising a plurality of superimposed decks, a plurality of access lines comprising at least a first plurality of access lines arranged in a first level, a second plurality of access lines arranged in a second level, and a third plurality of access lines arranged in a third level between the first plurality of access lines and the second plurality of access lines, the third plurality of access lines being arranged between two decks of the plurality of decks, a plurality of drivers configured to drive signals to the access lines, and connection elements configured to electrically connect the access lines to the respective drivers. The connections elements and the access lines are arranged so that a single driver of the plurality of drivers is configured to drive at least one access line of each level of the at least three levels.

