

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0237363 A1 Johnson et al.

Jul. 11, 2024 (43) **Pub. Date:** 

## (54) TECHNIQUES FOR MODULAR DIE CONFIGURATIONS FOR MULTI-CHANNEL **MEMORY**

(71) Applicant: Micron Technology, Inc., Boise, ID (US)

(72) Inventors: James Brian Johnson, Boise, ID (US); Brent Keeth, Boise, ID (US); Ameen D. Akel, Rancho Cordova, CA (US): Kunal R. Parekh, Boise, ID (US); Amy Rae Griffin, Boise, ID (US); Eiichi Nakano, Boise, ID (US)

(21) Appl. No.: 18/400,994

Dec. 29, 2023 (22) Filed:

### Related U.S. Application Data

(60) Provisional application No. 63/438,333, filed on Jan. 11, 2023.

#### **Publication Classification**

| (51) | Int. Cl.    |           |
|------|-------------|-----------|
|      | H10B 80/00  | (2006.01) |
|      | H01L 23/00  | (2006.01) |
|      | H01L 25/00  | (2006.01) |
|      | H01L 25/065 | (2006.01) |
|      | H01L 25/18  | (2006.01) |

### (52) U.S. Cl.

CPC ...... H10B 80/00 (2023.02); H01L 24/08 (2013.01); H01L 24/80 (2013.01); H01L 25/0657 (2013.01); H01L 25/18 (2013.01); H01L 25/50 (2013.01); H01L 2224/08145 (2013.01); H01L 2224/80895 (2013.01); H01L 2224/80896 (2013.01); H01L 2924/1431 (2013.01); H01L 2924/1434 (2013.01)

#### ABSTRACT (57)

Methods, systems, and devices for modular die configurations for multi-channel memory are described. A semiconductor component (e.g., a semiconductor wafer) may be configured with multiple rows and multiple columns of memory arrays, and associated channels. A row of memory arrays may be associated with a contact region extending along the row direction. The semiconductor component may also include control regions extending along the column direction between at least some of the columns of memory arrays. Each control region may include control circuitry for operating memory arrays on one or both sides of the control region. The channels and memory arrays of the semiconductor wafer may be grouped into one or more independently-operable memory dies, with each memory die having at least a portion of a control region and at least a portion of a contact region for operating the memory arrays of the memory die.

