

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0237364 A1 Castro et al.

### Jul. 11, 2024 (43) **Pub. Date:**

#### (54) THIN FILM TRANSISTORS AND RELATED **FABRICATION TECHNIQUES**

- (71) Applicant: Micron Technology, Inc., Boise, ID
- (72) Inventors: Hernan A. Castro, Shingle Springs, CA (US); Stephen W. Russell, Boise, ID (US); Stephen H. Tang, Fremont, CA (US)
- (21) Appl. No.: 18/417,830
- (22) Filed: Jan. 19, 2024

### Related U.S. Application Data

(62) Division of application No. 17/332,640, filed on May 27, 2021, now Pat. No. 11,903,223, which is a division of application No. 16/223,595, filed on Dec. 18, 2018, now Pat. No. 11,043,496.

#### **Publication Classification**

| (51) | Int. Cl.    |           |
|------|-------------|-----------|
|      | H10B 99/00  | (2006.01) |
|      | G11C 8/10   | (2006.01) |
|      | G11C 8/12   | (2006.01) |
|      | H01L 21/027 | (2006.01) |
|      | H01L 21/311 | (2006.01) |
|      | H01L 29/40  | (2006.01) |
|      | H01L 29/417 | (2006.01) |
|      | H01L 29/423 | (2006.01) |
|      | H01L 29/66  | (2006.01) |

| H01L 29/786 | (2006.01) |
|-------------|-----------|
| H10B 53/20  | (2006.01) |
| H10B 53/40  | (2006.01) |
| H10B 63/00  | (2006.01) |

(52) U.S. Cl.

CPC ........... H10B 99/00 (2023.02); H01L 29/401 (2013.01); H01L 29/41733 (2013.01); H01L 29/41741 (2013.01); H01L 29/42384 (2013.01); H01L 29/66742 (2013.01); H01L 29/78642 (2013.01); H01L 29/78696 (2013.01); G11C 8/10 (2013.01); G11C 8/12 (2013.01); H01L 21/0274 (2013.01); H01L 21/31111 (2013.01); H01L 21/31144 (2013.01); H10B 53/20 (2023.02); H10B 53/40 (2023.02); H10B 63/84 (2023.02)

#### (57)ABSTRACT

Methods and apparatuses for thin film transistors and related fabrication techniques are described. The thin film transistors may access two or more decks of memory cells disposed in a cross-point architecture. The fabrication techniques may use one or more patterns of vias formed at a top layer of a composite stack, which may facilitate building the thin film transistors within the composite stack while using a reduced number of processing steps. Different configurations of the thin film transistors may be built using the fabrication techniques by utilizing different groups of the vias. Further, circuits and components of a memory device (e.g., decoder circuitry, interconnects between aspects of one or more memory arrays) may be constructed using the thin film transistors as described herein along with related via-based fabrication techniques.

