

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0237446 A1 DIAO et al.

## Jul. 11, 2024 (43) Pub. Date:

### (54) DISPLAY SUBSTRATE AND DISPLAY DEVICE

(71) Applicants: CHENGDU BOE **OPTOELECTRONICS** TECHNOLOGY CO., LTD., Chengdu (CN); BOE TECHNOLOGY GROUP CO., LTD., Beijing (CN)

Inventors: Yongfu DIAO, Beijing (CN); Chenyu CHEN, Beijing (CN)

(21)Appl. No.: 18/615,509

(22) Filed: Mar. 25, 2024

### Related U.S. Application Data

(63) Continuation of application No. 17/255,979, filed on Dec. 23, 2020, now Pat. No. 11,968,862, filed as application No. PCT/CN2020/132389 on Nov. 27, 2020.

#### (30)Foreign Application Priority Data

Nov. 29, 2019 (WO) ...... PCT/CN2019/121948

#### **Publication Classification**

(51) Int. Cl. H10K 59/131 (2006.01)G09G 3/3233 (2006.01) H10K 59/121 (2006.01)H10K 59/123 (2006.01)(2006.01)H10K 59/126

(52) U.S. Cl.

CPC ....... H10K 59/131 (2023.02); G09G 3/3233 (2013.01); H10K 59/1213 (2023.02); H10K **59/1216** (2023.02); **H10K 59/123** (2023.02); H10K 59/126 (2023.02); G09G 2300/0426 (2013.01); G09G 2300/0842 (2013.01); G09G 2300/0861 (2013.01)

#### (57)ABSTRACT

A display substrate includes a substrate and a plurality of sub-pixels arranged in an array on the substrate. The subpixel includes: a data line pattern extending along a first direction; a power signal line pattern, the power signal line pattern including a portion extending along the first direction; and a sub-pixel driving circuit. The sub-pixel driving circuit includes two switching transistors, a driving transistor, and a storage capacitor; a first/second electrode plate of the storage capacitor is coupled to a gate electrode of the driving transistor/the power signal line pattern, second electrodes of the two switching transistors are both coupled to a first electrode of the driving transistor, and orthographic projection of a second electrode of at least one of the two switching transistors on the substrate at least partially overlaps orthographic projection of the power signal line pattern or the second electrode plate on the substrate.

